IDEA
IDEA copied to clipboard
IDEA
UCSD (RTL2GDS)
- Project Site
- Static Timing Analysis
- Clock Tree Synthesis
- Global Placement
- Global Router
- Gate Sizing
- SystemVerilog2Verilog
- Detailed Placement
University of Minnesota / Intel (Automated Analog Layout)
University of Illinos (STA)
Yale (Aysnchronous Design and Parallel Databases)
- Asynchronous Circuit Compiler
- ACT Project Page
- Asynchronous Memory Compiler
- Galois Parallel Framework
Purdue (Parasitic Extraction)
University of Utah (Logic Synthesis)
JITX (Intent Driven Board Design)
University of Michigan (Intent Driven Analog Design)
University of Texas (Analog Layout)
Princeton/University of Washington (Design Advisors)
- OpenPiton
- OpenCelerity
- UW BSG Pipecleaner Suite
- Princeton OpenPiton Design Benchmark
- System Verilog to Verilog